Hardware implementation of a FPGA-based universal link for LVDS communications

Descripción del Articulo

We present the first hardware implementation for a FPGA-based universal link for the transmission of different low-voltage differential signaling (LVDS) connections through a single LVDS connection between different devices. The main objective of this work is to reduce the number of wires in a netwo...

Descripción completa

Detalles Bibliográficos
Autores: Sanchez, Luis, Patiño, Giancarlo, Murray, Victor, Lyke, James
Formato: artículo
Fecha de Publicación:2015
Institución:Universidad de Ingeniería y tecnología
Repositorio:UTEC-Institucional
Lenguaje:inglés
OAI Identifier:oai:repositorio.utec.edu.pe:20.500.12815/32
Enlace del recurso:https://hdl.handle.net/20.500.12815/32
https://doi.org/10.1109/LASCAS.2015.7250480
Nivel de acceso:acceso abierto
Materia:Protocols
Hardware
Frequency division multiplexing,
Optimization,
Wires
Field programmable gate arrays
id UTEC_60f516d4b6bbf92a97ab34810776be27
oai_identifier_str oai:repositorio.utec.edu.pe:20.500.12815/32
network_acronym_str UTEC
network_name_str UTEC-Institucional
repository_id_str 4822
dc.title.es_PE.fl_str_mv Hardware implementation of a FPGA-based universal link for LVDS communications
title Hardware implementation of a FPGA-based universal link for LVDS communications
spellingShingle Hardware implementation of a FPGA-based universal link for LVDS communications
Sanchez, Luis
Protocols
Hardware
Frequency division multiplexing,
Optimization,
Wires
Field programmable gate arrays
title_short Hardware implementation of a FPGA-based universal link for LVDS communications
title_full Hardware implementation of a FPGA-based universal link for LVDS communications
title_fullStr Hardware implementation of a FPGA-based universal link for LVDS communications
title_full_unstemmed Hardware implementation of a FPGA-based universal link for LVDS communications
title_sort Hardware implementation of a FPGA-based universal link for LVDS communications
author Sanchez, Luis
author_facet Sanchez, Luis
Patiño, Giancarlo
Murray, Victor
Lyke, James
author_role author
author2 Patiño, Giancarlo
Murray, Victor
Lyke, James
author2_role author
author
author
dc.contributor.author.fl_str_mv Sanchez, Luis
Patiño, Giancarlo
Murray, Victor
Lyke, James
dc.subject.es_PE.fl_str_mv Protocols
Hardware
Frequency division multiplexing,
Optimization,
Wires
Field programmable gate arrays
topic Protocols
Hardware
Frequency division multiplexing,
Optimization,
Wires
Field programmable gate arrays
description We present the first hardware implementation for a FPGA-based universal link for the transmission of different low-voltage differential signaling (LVDS) connections through a single LVDS connection between different devices. The main objective of this work is to reduce the number of wires in a network, for example in some satellites, with several groups of devices, to a single LVDS connection. This paper proposes a new communication protocol for successfully coding and decoding the data sent through the single connection. We propose a solution for one of the difficulties of LVDS standard due to the amount of wires needed for a duplex connection, significantly reducing the amount of wires required for a large network. The proposed solution has been implemented in an Atlys board with a Spartan 6 FPGA showing promising results.
publishDate 2015
dc.date.accessioned.none.fl_str_mv 2017-11-07T04:10:29Z
dc.date.available.none.fl_str_mv 2017-11-07T04:10:29Z
dc.date.issued.fl_str_mv 2015-02-27
dc.type.es_PE.fl_str_mv info:eu-repo/semantics/article
format article
dc.identifier.uri.none.fl_str_mv https://hdl.handle.net/20.500.12815/32
dc.identifier.doi.es_PE.fl_str_mv https://doi.org/10.1109/LASCAS.2015.7250480
dc.identifier.journal.es_PE.fl_str_mv 2015 IEEE 6th Latin American Symposium on Circuits & Systems (LASCAS)
url https://hdl.handle.net/20.500.12815/32
https://doi.org/10.1109/LASCAS.2015.7250480
identifier_str_mv 2015 IEEE 6th Latin American Symposium on Circuits & Systems (LASCAS)
dc.language.iso.es_PE.fl_str_mv eng
language eng
dc.rights.es_PE.fl_str_mv info:eu-repo/semantics/openAccess
dc.rights.uri.*.fl_str_mv http://creativecommons.org/licenses/by-nc-nd/4.0/
eu_rights_str_mv openAccess
rights_invalid_str_mv http://creativecommons.org/licenses/by-nc-nd/4.0/
dc.format.es_PE.fl_str_mv application/pdf
dc.publisher.es_PE.fl_str_mv Institute of Electrical and Electronics Engineers
dc.source.es_PE.fl_str_mv Repositorio Institucional UTEC
Universidad de Ingeniería y Tecnología - UTEC
dc.source.none.fl_str_mv reponame:UTEC-Institucional
instname:Universidad de Ingeniería y tecnología
instacron:UTEC
instname_str Universidad de Ingeniería y tecnología
instacron_str UTEC
institution UTEC
reponame_str UTEC-Institucional
collection UTEC-Institucional
bitstream.url.fl_str_mv http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/2/Murray%2c%20Herrera%2c%20V%c3%adctor%20Manuel.pdf
http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/3/license.txt
http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/8/Murray%2c%20Herrera%2c%20V%c3%adctor%20Manuel.pdf.txt
http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/9/Murray%2c%20Herrera%2c%20V%c3%adctor%20Manuel.pdf.jpg
bitstream.checksum.fl_str_mv 57f9a971d39e54a0dc5c51710c6aba86
8a4605be74aa9ea9d79846c1fba20a33
8cae3c6ed05a2b42e00430e00182529f
56ffc36b150141c796455830fda43003
bitstream.checksumAlgorithm.fl_str_mv MD5
MD5
MD5
MD5
repository.name.fl_str_mv Repositorio Institucional UTEC
repository.mail.fl_str_mv repositorio@utec.edu.pe
_version_ 1843166370603204608
spelling Sanchez, LuisPatiño, GiancarloMurray, VictorLyke, James2017-11-07T04:10:29Z2017-11-07T04:10:29Z2015-02-27https://hdl.handle.net/20.500.12815/32https://doi.org/10.1109/LASCAS.2015.72504802015 IEEE 6th Latin American Symposium on Circuits & Systems (LASCAS)We present the first hardware implementation for a FPGA-based universal link for the transmission of different low-voltage differential signaling (LVDS) connections through a single LVDS connection between different devices. The main objective of this work is to reduce the number of wires in a network, for example in some satellites, with several groups of devices, to a single LVDS connection. This paper proposes a new communication protocol for successfully coding and decoding the data sent through the single connection. We propose a solution for one of the difficulties of LVDS standard due to the amount of wires needed for a duplex connection, significantly reducing the amount of wires required for a large network. The proposed solution has been implemented in an Atlys board with a Spartan 6 FPGA showing promising results.application/pdfengInstitute of Electrical and Electronics Engineersinfo:eu-repo/semantics/openAccesshttp://creativecommons.org/licenses/by-nc-nd/4.0/Repositorio Institucional UTECUniversidad de Ingeniería y Tecnología - UTECreponame:UTEC-Institucionalinstname:Universidad de Ingeniería y tecnologíainstacron:UTECProtocolsHardwareFrequency division multiplexing,Optimization,WiresField programmable gate arraysHardware implementation of a FPGA-based universal link for LVDS communicationsinfo:eu-repo/semantics/articleORIGINALMurray, Herrera, Víctor Manuel.pdfMurray, Herrera, Víctor Manuel.pdfapplication/pdf2495725http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/2/Murray%2c%20Herrera%2c%20V%c3%adctor%20Manuel.pdf57f9a971d39e54a0dc5c51710c6aba86MD52open accessLICENSElicense.txtlicense.txttext/plain; charset=utf-81748http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/3/license.txt8a4605be74aa9ea9d79846c1fba20a33MD53open accessTEXTMurray, Herrera, Víctor Manuel.pdf.txtMurray, Herrera, Víctor Manuel.pdf.txtExtracted texttext/plain18552http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/8/Murray%2c%20Herrera%2c%20V%c3%adctor%20Manuel.pdf.txt8cae3c6ed05a2b42e00430e00182529fMD58open accessTHUMBNAILMurray, Herrera, Víctor Manuel.pdf.jpgMurray, Herrera, Víctor Manuel.pdf.jpgGenerated Thumbnailimage/jpeg15362http://repositorio.utec.edu.pe/bitstream/20.500.12815/32/9/Murray%2c%20Herrera%2c%20V%c3%adctor%20Manuel.pdf.jpg56ffc36b150141c796455830fda43003MD59open access20.500.12815/32oai:repositorio.utec.edu.pe:20.500.12815/322024-04-10 15:57:46.846metadata only accessRepositorio Institucional UTECrepositorio@utec.edu.peTk9URTogUExBQ0UgWU9VUiBPV04gTElDRU5TRSBIRVJFClRoaXMgc2FtcGxlIGxpY2Vuc2UgaXMgcHJvdmlkZWQgZm9yIGluZm9ybWF0aW9uYWwgcHVycG9zZXMgb25seS4KCk5PTi1FWENMVVNJVkUgRElTVFJJQlVUSU9OIExJQ0VOU0UKCkJ5IHNpZ25pbmcgYW5kIHN1Ym1pdHRpbmcgdGhpcyBsaWNlbnNlLCB5b3UgKHRoZSBhdXRob3Iocykgb3IgY29weXJpZ2h0Cm93bmVyKSBncmFudHMgdG8gRFNwYWNlIFVuaXZlcnNpdHkgKERTVSkgdGhlIG5vbi1leGNsdXNpdmUgcmlnaHQgdG8gcmVwcm9kdWNlLAp0cmFuc2xhdGUgKGFzIGRlZmluZWQgYmVsb3cpLCBhbmQvb3IgZGlzdHJpYnV0ZSB5b3VyIHN1Ym1pc3Npb24gKGluY2x1ZGluZwp0aGUgYWJzdHJhY3QpIHdvcmxkd2lkZSBpbiBwcmludCBhbmQgZWxlY3Ryb25pYyBmb3JtYXQgYW5kIGluIGFueSBtZWRpdW0sCmluY2x1ZGluZyBidXQgbm90IGxpbWl0ZWQgdG8gYXVkaW8gb3IgdmlkZW8uCgpZb3UgYWdyZWUgdGhhdCBEU1UgbWF5LCB3aXRob3V0IGNoYW5naW5nIHRoZSBjb250ZW50LCB0cmFuc2xhdGUgdGhlCnN1Ym1pc3Npb24gdG8gYW55IG1lZGl1bSBvciBmb3JtYXQgZm9yIHRoZSBwdXJwb3NlIG9mIHByZXNlcnZhdGlvbi4KCllvdSBhbHNvIGFncmVlIHRoYXQgRFNVIG1heSBrZWVwIG1vcmUgdGhhbiBvbmUgY29weSBvZiB0aGlzIHN1Ym1pc3Npb24gZm9yCnB1cnBvc2VzIG9mIHNlY3VyaXR5LCBiYWNrLXVwIGFuZCBwcmVzZXJ2YXRpb24uCgpZb3UgcmVwcmVzZW50IHRoYXQgdGhlIHN1Ym1pc3Npb24gaXMgeW91ciBvcmlnaW5hbCB3b3JrLCBhbmQgdGhhdCB5b3UgaGF2ZQp0aGUgcmlnaHQgdG8gZ3JhbnQgdGhlIHJpZ2h0cyBjb250YWluZWQgaW4gdGhpcyBsaWNlbnNlLiBZb3UgYWxzbyByZXByZXNlbnQKdGhhdCB5b3VyIHN1Ym1pc3Npb24gZG9lcyBub3QsIHRvIHRoZSBiZXN0IG9mIHlvdXIga25vd2xlZGdlLCBpbmZyaW5nZSB1cG9uCmFueW9uZSdzIGNvcHlyaWdodC4KCklmIHRoZSBzdWJtaXNzaW9uIGNvbnRhaW5zIG1hdGVyaWFsIGZvciB3aGljaCB5b3UgZG8gbm90IGhvbGQgY29weXJpZ2h0LAp5b3UgcmVwcmVzZW50IHRoYXQgeW91IGhhdmUgb2J0YWluZWQgdGhlIHVucmVzdHJpY3RlZCBwZXJtaXNzaW9uIG9mIHRoZQpjb3B5cmlnaHQgb3duZXIgdG8gZ3JhbnQgRFNVIHRoZSByaWdodHMgcmVxdWlyZWQgYnkgdGhpcyBsaWNlbnNlLCBhbmQgdGhhdApzdWNoIHRoaXJkLXBhcnR5IG93bmVkIG1hdGVyaWFsIGlzIGNsZWFybHkgaWRlbnRpZmllZCBhbmQgYWNrbm93bGVkZ2VkCndpdGhpbiB0aGUgdGV4dCBvciBjb250ZW50IG9mIHRoZSBzdWJtaXNzaW9uLgoKSUYgVEhFIFNVQk1JU1NJT04gSVMgQkFTRUQgVVBPTiBXT1JLIFRIQVQgSEFTIEJFRU4gU1BPTlNPUkVEIE9SIFNVUFBPUlRFRApCWSBBTiBBR0VOQ1kgT1IgT1JHQU5JWkFUSU9OIE9USEVSIFRIQU4gRFNVLCBZT1UgUkVQUkVTRU5UIFRIQVQgWU9VIEhBVkUKRlVMRklMTEVEIEFOWSBSSUdIVCBPRiBSRVZJRVcgT1IgT1RIRVIgT0JMSUdBVElPTlMgUkVRVUlSRUQgQlkgU1VDSApDT05UUkFDVCBPUiBBR1JFRU1FTlQuCgpEU1Ugd2lsbCBjbGVhcmx5IGlkZW50aWZ5IHlvdXIgbmFtZShzKSBhcyB0aGUgYXV0aG9yKHMpIG9yIG93bmVyKHMpIG9mIHRoZQpzdWJtaXNzaW9uLCBhbmQgd2lsbCBub3QgbWFrZSBhbnkgYWx0ZXJhdGlvbiwgb3RoZXIgdGhhbiBhcyBhbGxvd2VkIGJ5IHRoaXMKbGljZW5zZSwgdG8geW91ciBzdWJtaXNzaW9uLgo=
score 13.882472
Nota importante:
La información contenida en este registro es de entera responsabilidad de la institución que gestiona el repositorio institucional donde esta contenido este documento o set de datos. El CONCYTEC no se hace responsable por los contenidos (publicaciones y/o datos) accesibles a través del Repositorio Nacional Digital de Ciencia, Tecnología e Innovación de Acceso Abierto (ALICIA).